# NATIONAL INSTITUTE OF TECHNICAL TEACHERS TRAINING AND RESEARCH (DEEMED TO BE UNIVERSITY UNDER DISTINCT CATEGORY) #### **CHANDIGARH** ## Ph.D. Entrance Examination - December 2025 Session | Subject / Branch / Department | : | | |-------------------------------|---|--| | Roll No. | 1 | | | Candidate Name | 1 | | | Date of Examination | : | | #### Maximum Marks: 25 (There is no negative marking) Notes: (a) Only one option to be tick-marked out of the four options given as answer - (b) The Candidate must put his/her signature with date at the bottom of each page - (c) For any rough work, please use ONLY back-sides of pages which are left blank | Q1. | For a fair die, probability of getting a number > 4 is | |-----|-------------------------------------------------------------------------| | (a) | 1/6 | | (b) | 1/3 | | (c) | 1/2 | | (d) | 2/3 | | Q2. | Which of the following is a universal gate? | | (a) | NAND | | (b) | OR | | (c) | XOR | | (d) | AND | | Q3. | The 2's complement of binary 1010 is: | | (a) | 0101 | | (b) | 1010 | | (c) | 0111 | | (d) | 0110 | | Q4. | Which addressing mode uses the instruction operand as the actual value? | | (a) | Indirect | | (b) | Direct | | (c) | Immediate | | (d) | Indexed | Page 1 of 5 # Ph.D. Entrance Exam – August 2025, NITTTR Chandigarh | | Pipeline hazards are of types | | | | |-----|---------------------------------------------------|--|--|--| | _ | Structural, Data, Control | | | | | (a) | Data, Memory, Branch | | | | | (b) | Arithmetic, Control, Memory | | | | | (c) | | | | | | (d) | Structural, Storage, Delay | | | | | Q6. | Cache memory is faster because: Uses DRAM | | | | | (a) | | | | | | (b) | Uses SRAM | | | | | (c) | Is located on hard disk | | | | | (d) | | | | | | Q7. | | | | | | (a) | CPU scheduling | | | | | (b) | | | | | | (c) | Fast memory access bypassing CPU | | | | | (d) | Virtual memory management | | | | | Q8. | Pumping lemma is used to prove: | | | | | (a) | ) Regularity | | | | | (b) | ) Irregularity | | | | | (c) | Both a & b | | | | | (d) | Undecidability | | | | | Q9. | Turing machine is more powerful than PDA because: | | | | | (a) | It has more states | | | | | (b) | It can store context | | | | | (c) | It has an infinite tape | | | | | (d) | None | | | | | Q10 | O. Lexical analysis outputs: | | | | | (a) | Tokens | | | | | (b) | Parse tree | | | | | (c) | Syntax tree | | | | | (d) | Intermediate code | | | | | Q1 | 1. Three-address code is used in: | | | | | (a) | Lexical analysis | | | | | (b) | Parsing | | | | | (c) | Intermediate code generation | | | | | (d) | Machine code generation | | | | | | | | | | ### Ph.D. Entrance Exam – August 2025, NITTTR Chandigarh | Q12. | SQL command to remove a table is: | | | | | | |------|----------------------------------------------------------------------------|--|--|--|--|--| | (a) | DELETE | | | | | | | (b) | TRUNCATE | | | | | | | (c) | REMOVE | | | | | | | (d) | DROP | | | | | | | Q13. | Which normal form removes partial dependency? | | | | | | | (a) | 1NF | | | | | | | (b) | 2NF | | | | | | | (c) | 3NF | | | | | | | (d) | BCNF | | | | | | | Q14. | Relational algebra operation equivalent to SQL SELECT is: | | | | | | | (a) | Projection | | | | | | | (b) | Join | | | | | | | (c) | Selection | | | | | | | (d) | Union | | | | | | | Q15. | B+ tree differs from B-tree because: | | | | | | | (a) | All values stored only in leaves | | | | | | | (b) | Keys stored only in root | | | | | | | (c) | Balancing is not required | | | | | | | (d) | Allows duplicates | | | | | | | Q16. | OS classifies the threads as | | | | | | | (a) | Kernel and user level | | | | | | | (b) | Memory and Security Level | | | | | | | (c) | OS and CPU Level | | | | | | | (d) | Mainframe and Motherboard Level | | | | | | | Q17. | When can the binding of instructions and data to memory addresses be done? | | | | | | | (a) | Load Time | | | | | | | (b) | Compile Time | | | | | | | (c) | Execution Time | | | | | | | (d) | All of the above | | | | | | Page 3 of 5 #### Ph.D. Entrance Exam – August 2025, NITTTR Chandigarh | Q18. | What action does the ARP process take when a host needs to build a frame, but the | | |------|-------------------------------------------------------------------------------------------------------|--| | | ARP cache does not contain an address mapping? | | | (a) | The ARP process sends out an ARP request to the Ethernet broadcast address to | | | | discover the IPv4 address of the destination device | | | (b) | The ARP process sends out an ARP request to the IPv4 broadcast address to discove | | | | the MAC address of the destination device | | | (c) | The ARP process sends out an ARP request to the Ethernet broadcast address to | | | | discover the MAC address of the destination device. | | | (d) | The ARP process sends out an ARP request to the IPv4 broadcast address to discover | | | | the IPv4 address of the destination device. | | | Q19. | Which type of routing algorithm does OSPF use? | | | (a) | (a) Distance Vector | | | (b) | Link State | | | (c) | Path Vector | | | (d) | Hybrid | | | Q20. | If a device is not receiving an IP address via DHCP over Ethernet, what layer should be investigated? | | | (a) | Data Link | | | (b) | Application | | | (c) | Network | | | (d) | Presentation | | | Q21 | . What operation is typically more efficient in a linked list compared to an array? | | | (a) | Accessing an element by index | | | (b) | Appending an element to the end | | | (c) | Inserting an element at the beginning | | | (d) | Searching for an element | | | Q22 | . A developer finds that their binary heap does not maintain the correct order after | | | | several insertions and deletions. What is the likely issue? | | #### Ph.D. Entrance Exam – August 2025, NITTTR Chandigarh The heapify process is not correctly implemented (a) The heap is not balanced correctly after operations (b) Keys are not compared correctly during insertions (c) All of the above (d) How does the greedy algorithm approach differ from dynamic programming in O23. solving problems? Greedy algorithms are easier to implement than dynamic programming solutions (a) Greedy algorithms make a sequence of choices that may not lead to an optimal (b) solution, while dynamic programming ensures an optimal solution by considering all possible solutions Greedy algorithms can solve a wider range of problems than dynamic programming (c) Dynamic programming is only suitable for problems with a linear structure (d) Q24. Which of the following is an advantage of adjacency list representation over adjacency matrix representation of a graph? In adjacency list representation, space is saved for sparse graphs (a) DFS and BSF can be done in O(V + E) time for adjacency list representation. These (b) operations take O(V^2) time in adjacency matrix representation. Here is V and E are number of vertices and edges respectively. Adding a vertex in adjacency list representation is easier than adjacency matrix (c) representation. All of the above (d) Q25. The time complexity of binary search in best and worst cases for an array of size N is N, N2 (a) log N, N2 (b) (c) 1, N log N \*\*\*\* 1, log N (d) Comporter Scice Orgg. hegs Answer Sheet | <b>Question No</b> | Answer | |--------------------|-----------| | 1) | Answer: b | | 2) | Answer: a | | 3) | Answer: d | | 4) | Answer: c | | 5) | Answer: a | | 6) | Answer: b | | 7) | Answer: c | | 8) | Answer: b | | 9) | Answer: c | | 10) | Answer: a | | 11) | Answer: c | | 12) | Answer: d | | 13) | Answer: b | | 14) | Answer: c | | 15) | Answer: a | | 16) | Answer: a | | 17) | Answer: d | | 18) | Answer: C | | 19) | Answer: b | Shano Manhi ) | Answer: a | |-----------| | Answer: c | | Answer: a | | Answer: b | | Answer: d | | Answer: d | | | Aus Shawo Solanhi) A